#### 19EC302: Digital System Design

Department of Electronics and Communication Engineering



#### NMAM INSTITUTE OFTECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

#### Sequential Circuit Design - II

#### **UNIT-5**

### Clocked synchronous sequential circuits



## Mealy model



$$Q = \{Q_0, Q_1, \dots Q_n\}$$
 be the present state of the circuit,  
 $Q^+ = \{Q_0^+, Q_1^+, \dots Q_n^+\}$  be the next state of the circuit,  
 $X = \{X_1, X_2, \dots X_n\}$  be the present input and  
 $Y = \{Y_1, Y_2, \dots Y_n\}$  be the outputs.

The next state is a Boolean function of the present inputs and the present state.

$$Q^+ = f_1(X, Q)$$

and the outputs are also a function of present inputs and the present state

$$Y = f_2(X, Q)$$

sign a synchronous circuit using positive edge triggered JK flip-flops with minimal combinational ing to generate the following sequence.

$$0 - 1 - 2 - 0$$
 if input  $X = 0$  and

$$0 - 2 - 1 - 0$$
 if input  $X = 1$ 

Provide an output which goes high to indicate the non-zero states in the 0-1-2-0 sequence. Is a Mealy machine?

Let us write the excitation table as shown in Table

#### Excitation table for Example

| Cell | Input | Prese | nt state | Nex   | t state | I     | Flip-fl | op inp  | outs  | Output |
|------|-------|-------|----------|-------|---------|-------|---------|---------|-------|--------|
| no.  | X     | A     | В        | $A^+$ | $B^+$   | $J_A$ | $K_A$   | $J_{B}$ | $K_B$ | Y      |
| 0    | 0     | 0.    | 0.       | 0.    | 1       | 0     | -       | 1       |       | 0      |
| 1    | 40    | 0     | 1 .      | 1     | 0       | - 1   | -       | -       | 1     | 1      |
| 2    | 0     | 1     | 0        | 0.    | 0       |       | 1       | 0       | _     | 1      |
| 3    | 0     | 1     | 1        | -     | -       | -     | -       |         | -1    |        |
| 4    | 1     | '0_   | 0, .     | 1     | 0 .     | 1     | 1       | - 0     | -     | 0      |
| 5    | -1    | 0.    | 1 .      | 0-    | 0       | 0     | 1-17    | 1-      | 1     | 0      |
| 6    | 1     | 1     | 0        | 0     | . 1     | . —   | .1,     | 1       | -     | 0      |
| 7    | 1     | 1     | 1        | -     | -       | 3     | -       |         | _     |        |

The Karnaugh maps for simplifying flip-flop inputs and the output are shown in Fig.

AB

11

10

01

 $K_B = 1$ 



$$Y = \overline{X}B + \overline{X}A = \overline{X}(A+B)$$

Fig. Karnaugh maps related to Table 6.1

The implementation is shown in Fig. Inputs C FFA Oùtputs C FFB 707 Combinational circuit Clocked flip-flop Combinational circuit (Next state function  $f_1$ memory block (Output function  $f_2$ generator) generator) Fig. Implementation of Example

Here,  $Q = \{A, B\}, Q^{+} = \{A^{+}, B^{+}\}$   $Q^{+} = f_{1}(X, Q) = f_{1}(X, A, B)$   $Y = f_{2}(X, Q) = f_{2}(X, A, B) = \overline{X}(A + B)$ 

Observe that both the next state and the output are Boolean functions of the input and the present tate. This is indeed a Mealy machine.

#### Moore model



Fig. Moore model of a clocked synchronous sequential circuit

The Moore machine is the realization of the following Boolean functions.

$$Q^{+} = f_1(X, Q)$$
$$Y = f_2(Q)$$

The characteristic feature of the Moore machine is that the output is a function of only the lent state.

#### EXAMPLE

Repeat Example with the output now to go high whenever the circuit is in non-zero states are mespective of the sequence.

The synchronous circuit design remains same with exception to the output combinational circuit. The truth table for the output is shown and the Karnaugh map are shown in Fig.

| Cell<br>no. | ₹nput<br>X | Prese<br>A | nt state<br>B | Output<br>Y                            |   |
|-------------|------------|------------|---------------|----------------------------------------|---|
| 0           | 0          | 0          | 0 5.          | F 100 LB implementation for Example C. | ( |
| 1           | 0          | 0          | 1.'           | 0 0                                    | 1 |
| 2           | 0          | 1          | 0             | BE THERE SHE TO HOLYMAN & KIND THEN SA |   |
| 3           | 0          | 1          | 1             |                                        | H |
| 4           | 1          | 0          | 0             | 0 1 0                                  |   |
| 5           | 1          | 0          | 1             | 1 4                                    |   |
| 6           | 1          | 1          | 0             | P                                      |   |
| 7           | 1          | 1          | . 1           | 127 - 1170 - A 1170 - A                |   |

|   |    | AE      | 3   |           |
|---|----|---------|-----|-----------|
|   | 00 | 01      | 11  | 10        |
| 0 | 0  | 1       |     | 1         |
| X | 0  | e vimin | 3   | 2         |
| 1 | 0  | 1       | - 0 | 1         |
|   | 4  | 5       | 7   | 6         |
|   |    | Y = A   | +B  | n other s |

(a)

Fig. Truth table and Karnaugh map for the output function of Example



Observe that the next state remains a function of the input and the present state whereas the output now is function only of the present state.

i.e.,  $Q^+ = f_1(X, A, B)$ 

and  $Y = f_2(A, B)$ 

In other words

 $Q^+ = f_1(X, Q)$ 

and

 $Y = f_2(Q)$ 

such a configuration is called a Moore machine.



#### 19EC302: Digital System Design

Department of Electronics and Communication Engineering



#### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

# Construct the excitation table, transition table, state table and state diagram for the sequential circuit below



#### the excitation expressions are

 $D_A = AB + X \overline{A} \overline{B}$   $D_B = \overline{A} \overline{B} + \overline{X} \overline{A}$ 

The output expression is

$$Y = XA + X\overline{B}$$

## Truth Table

| Row no. | A | В | X | Ā   | $\overline{B}$ | $ \bar{X} $ | $\overline{X}\overline{A}$ | $\overline{A} \overline{B}$ | $X\overline{A}\ \overline{B}$ | AB | $A^+$ | $B^{+}$ | XA | $X\overline{B}$ | Y |
|---------|---|---|---|-----|----------------|-------------|----------------------------|-----------------------------|-------------------------------|----|-------|---------|----|-----------------|---|
| 0       | 0 | 0 | 0 | 1   | 1              | 1           | 1                          | . 1                         | . 0                           | 0  | 0     | 101     | 0  | 0               | 0 |
| 1       | 0 | 0 | 1 | . 1 | 1              | 0           | 0                          | 1                           | 1                             | 0  | 1     | 1       | 0  | 1               | 1 |
| 2       | 0 | 1 | 0 | 1   | 0              | 1_          | 1                          | 0                           | 0                             | 0  | 0     | 1       | 0  | 0               | 0 |
| 3       | 0 | 1 | 1 | 1   | 0              | 0           | 0                          | 0                           | 0                             | 0  | 0     | 0       | 0  | 0               | 0 |
| 4       | 1 | 0 | 0 | 0   | 1              | 1           | 0 -                        | 0                           | 0                             | 0  | 0     | 0       | 0  | 0               | 0 |
| 5       | 1 | 0 | 1 | 0   | 1              | 0           | 0                          | 0                           | 0                             | 0  | 0     | 0       | 1  | 1               | 1 |
| 6       | 1 | 1 | 0 | 0   | 0              | 1           | 0                          | 0                           | 0                             | 1  | 1     | 0       | 0  | 0               | 0 |
| 7       | 1 | 1 | 1 | 0   | 0              | 0           | 0                          | 0                           | 0                             | 1  | 1     | 0       | 1  | 0               | 1 |

## **Excitation Table**

| Present stat | e Excita |       | Output<br>Y<br>Input (X) |       |  |
|--------------|----------|-------|--------------------------|-------|--|
| 0 0 0        | X = 0    | X = 1 | X = 0                    | X = 1 |  |
| 0 0          | 0 1      | 11    | 0                        | 1     |  |
| 0 1          | 0 1      | 0.0   | 0                        | 0     |  |
| 1 0          | 0.0      | 0.0   | 0                        | 1     |  |
| 1 1          | 10       | 10    | 0                        | 1     |  |

### **Transition Table**

| Present state  A B | Next s<br>A+ I<br>Input | $B^+$ | Output<br>Y<br>Input (X) |        |  |
|--------------------|-------------------------|-------|--------------------------|--------|--|
|                    | X = 0                   | X = 1 | X = 0                    | X = 1  |  |
| 0 0                | 0 1                     | 1.1   | 0                        | 1      |  |
| 0 1                | 0 1                     | 0 0   | 0                        | 0      |  |
| 1 0.               | 0.0                     | 0.0   | 0                        | 1      |  |
| bas logal philos   | 10                      | 10    | adia ou h                | .0 hps |  |

# Let the states be labeled as follows

$$0 \ 0 = a$$

$$0.1 = b$$

$$1 \ 0 = c$$

$$1 \ 1 = d$$

### State Table

| Present state     | Next . Input |            | Out <sub>I</sub><br>Input |          |
|-------------------|--------------|------------|---------------------------|----------|
| (2)               | X = 0        | X = 1      | X = 0                     | X = 1    |
| a                 | b            | d          | 0                         | 1        |
| Ь                 | ь            | a          | 0                         | 0        |
| in Fig. 6.19      | (gmaa) not   | me a share | 8 51 0 -01                | 1        |
| ve und 1/ only lo | C.           | d college  | 0                         | ni Inang |

## Compact State Table

| Present state | Next state, output (Y) Input (X) |        |  |  |  |
|---------------|----------------------------------|--------|--|--|--|
|               | X = 0                            | X = 1  |  |  |  |
| a             | b, 0-                            | d, 1   |  |  |  |
| b-            | b, 0                             | a, a   |  |  |  |
| C STORES      | a; 0                             | , a, 1 |  |  |  |
| d of the I    | c,0                              | c, 1.  |  |  |  |
| d ettile !!   | c, 0                             | c, 1   |  |  |  |

## State Diagram





#### 19EC302: Digital System Design

Department of Electronics and Communication Engineering



#### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

# Construct the excitation table, transition table, state table and state diagram for the sequential circuit below



The excitation expression or flip-flop input expressions are

$$J_A = B$$

$$K_A = B \bar{X}$$

$$J_R = \bar{\chi}$$

$$J_B = \overline{X}$$

$$K_B = A \oplus X$$

The output expression is

$$Y = A \oplus B = A\overline{B} + \overline{A}B$$

### Truth Table

| A | B | X | Ā | $\overline{B}$ | $\overline{X}$ | $B\overline{X}$ | $A \oplus X$ | $J_A K_A$ | $J_B K_B$ | $Y = A \oplus B$ |
|---|---|---|---|----------------|----------------|-----------------|--------------|-----------|-----------|------------------|
| 0 | 0 | 0 | 1 | 1              | 1              | 0               | 0            | 0 0       | 1 0       | 0                |
| 0 | 0 | 1 | 1 | 1              | 0              | 0               | 1            | 0 0       | 0 1       | 0                |
| 0 | 1 | 0 | 1 | 0              | 1              | 1               | 0            | 1 1       | 1 0       | EL SOCIONES      |
| 0 | 1 | 1 | 1 | 0              | 0              | 0               | 1            | 1 0       | 0 1       | 1                |
| 1 | 0 | 0 | 0 | 1              | 1              | 0               | 1            | 0 - 0     | 1 1       | 1                |
| 1 | 0 | 1 | 0 | 1              | 0              | 0               | 0            | 0 0       | 0 0       | 1                |
| 1 | 1 | 0 | 0 | 0              | 1              | 1               | 1            | 1 1       | 1 1       | 0                |
| 1 | 1 | 1 | 0 | 0              | 0              | 0               | 0            | 1 0       | 0 0       | 0                |

### **Excitation Table**

| Present state  A B | Excita<br>$J_A K_A$ ,<br>for in | Account to the second | Output<br>Y<br>for input |
|--------------------|---------------------------------|-----------------------|--------------------------|
|                    | X = 0                           | X = 1                 |                          |
| 0 0                | 0 0, 1 0                        | 0 0, 0 1              | 0                        |
| 0 1                | 11,10                           | 1,0,01                | 1                        |
| 1 0                | -0 0, -1 1                      | 00,00                 | 1                        |
| 1 1                | 11,11                           | 10,00                 | 0                        |

### **Transition Table**

| Present state  A B | Next s  A+ E  for in | Output<br>Y<br>for input |   |
|--------------------|----------------------|--------------------------|---|
|                    | X = 0                | X = 1                    |   |
| 0 0                | 01                   | 00                       | 0 |
| 0 1                | 11                   | 10                       | 1 |
| 1 0                | 11                   | 10                       | 1 |
| 1 1                | 00                   | 11                       | 0 |

# Let the states be labeled as follows

$$0 \ 0 = a$$

$$0.1 = b$$

$$1 \ 0 = c$$

$$1 \ 1 = d$$

### **State Table**

| Present state | Next . for in | Output Y<br>for input |   |  |
|---------------|---------------|-----------------------|---|--|
|               | X = 0         | X = 1                 |   |  |
| a             | <i>b</i>      | a                     | 0 |  |
| b             | d             | C                     | 1 |  |
| C             | d             | C                     | 1 |  |
| d             | a             | d                     | 0 |  |

## State Diagram





#### 19EC302: Digital System Design

Department of Electronics and Communication Engineering



#### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

# Construct the excitation table, transition table, state table and state diagram for the sequential circuit below



$$D_A = \overline{A}X + BX$$
$$T_B = B\overline{X} + A\overline{B}X$$

The output expression is

$$Y = AB$$

This is also a Moore machine since Y = f(Q)

### Truth Table

| A | В | X | Ā | $\overline{B}$ | $\overline{X}$ | $\overline{A}X$ | BX | $A \overline{B}$ | $A \overline{B} X$ | $B\overline{X}$ | $D_A$ | $T_B$ | Y = AB |
|---|---|---|---|----------------|----------------|-----------------|----|------------------|--------------------|-----------------|-------|-------|--------|
| 0 | 0 | 0 | 1 | 1              | 1              | 0               | 0  | 0                | 0                  | 0               | 0     | 0     | 0      |
| 0 | 0 | 1 | 1 | 1              | 0              | 1               | 0  | 0                | 0                  | 0               | 1     | 0     | 0      |
| 0 | 1 | 0 | 1 | 0              | 1              | 0               | 0  | 0                | 0                  | 1.              | 0     | 1     | 0      |
| 0 | 1 | 1 | 1 | 0              | 0              | 1               | 1  | 0                | 0                  | 0               | 1     | 0     | 0      |
| 1 | 0 | 0 | 0 | 1              | 1              | 0               | 0  | 1                | 0                  | 0               | 0     | 0     | 0      |
| 1 | 0 | 1 | 0 | 1              | 0              | 0               | 0  | 1                | 1                  | 0               | 0     | 1     | 0_     |
| 1 | 1 | 0 | 0 | 0              | 1              | 0               | 0  | 0                | 0                  | 1               | 0     | 1     | 1      |
| 1 | 1 | 1 | 0 | 0              | 0              | 0               | 1  | 0                | 0                  | 0               | 1     | 0     | 1      |

## **Excitation Table**

| Present state  A B | Excite<br>D <sub>A</sub> ,<br>for in |       | Output<br>Y<br>for input X |
|--------------------|--------------------------------------|-------|----------------------------|
|                    | X = 0                                | X = 1 |                            |
| 0 0                | 0, 0                                 | 1, 0  | 0                          |
| 0 1                | 0, 1                                 | 1,0   | 0                          |
| 1 0                | 0,0                                  | 0, 1  | 0                          |
| 1 1                | 0, 1                                 | 1,0   | 1                          |

## **Transition Table**

| Present state  A B  | Next : A+ for in | Output<br>Y<br>for input |   |  |  |  |
|---------------------|------------------|--------------------------|---|--|--|--|
| O ( = 1 st someonbo | X = 0            | X = 1                    |   |  |  |  |
| 0 0                 | 0 0              | 10/                      | 0 |  |  |  |
| 0 1                 | 0.0              | -11                      | 0 |  |  |  |
| 1 0                 | 0.0              | 0.10 11                  | 0 |  |  |  |
| 1 1                 | 0.0              | to 1-1 state             | 1 |  |  |  |

## Let the states be labeled as follows

$$0 \ 0 = a$$

$$0.1 = b$$

$$1 \ 0 = c$$

$$1 \ 1 = d$$

## **State Table**

| Present state | Next : | Output Y<br>for input |   |  |  |
|---------------|--------|-----------------------|---|--|--|
|               | X = 0  | X = 1                 | X |  |  |
| a             | a      | c                     | 0 |  |  |
| ь             | a      | d                     | 0 |  |  |
| С             | a      | ь                     | 0 |  |  |
| d             | a      | d                     | 1 |  |  |

## State Diagram





# 19EC302: Digital System Design Department of Electronics and Communication Engineering



### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

## Construct a sequential circuit from the state diagram using Clocked T Flip Flops



Transition Table Present State
A B Most State
A+B+ X=1 X=0 X = 1 X = 0 00 0

| Exci | tation T | able. |        | NO             |                   |
|------|----------|-------|--------|----------------|-------------------|
| Pres | ent sto  | te    | Nest S | ple            | F/F J/Ps output Y |
| X    | A        | B     | A+     | B <sup>†</sup> | TA TB             |
| 0    | 0        | 0     | 0      | 0              | 0 0 1 1 0         |
| 0    | 0        | 1     | 1      | 19             | 18 0 0            |
| 0    | 1        | 0     | 1      | 0              | 0 0               |
| 0    | - 1      | 1     | 0      | 0.0            | 1111111           |
| 1    | 0        | O     |        | 0              | 10                |
| 1    | 0        | 1     | 0      | 0              | 0 1 0             |
| 1    | 1        | 0     | 0      | γ              | 1 11              |
| 1    | 1        | 1     |        | 0              | 0 1 0             |



## Sequential circuit



Construct a sequential circuit from the state diagram using Clocked D Flip Flops



## Transition Table



Exclation table.

| X | A  | В | Next State A+ B+ | F/F s/Ps<br>DA DB | oley |
|---|----|---|------------------|-------------------|------|
| 0 | 0  | 0 | 0 1              | 0 1               | 0    |
| 0 | 0  | 1 | 1 0              | 1 0               | - 0  |
| 0 | 1  | 0 | 10               | 1 0               | 1    |
| 0 | 1  | 1 | x X              | X X               | X    |
| 1 | 0  | 0 | 0 1              | 0 1               | 0    |
| 1 | 0  | 1 | 10               | 10                | 0    |
| 1 | -1 | 0 | 0 0              | 0 0               | 1    |
| 1 | 1  | 1 | x x              | х х               | X    |





## STATE DIAGRAM BASED HDL MODELS

Write a Verilog behavioral code for the Mealy Machine shown using state

diagram



### **HDL Example**

```
// Mealy FSM zero detector
module Mealy Zero Detector (
 output reg y out,
 input x in, clock, reset
 reg [1: 0]
                   state, next state;
                   S0 = 2'b00, S1 = 2'b01, S2 = 2'b10, S3 = 2'b11;
 parameter
 always @ (posedge clock, negedge reset)
  if (reset == 0) state <= S0;
  else state <= next state;
 always @ (state, x in)
                                               // Form the next state
  case (state)
    S0:
             if (x_in) next_state = S1; else next_state = S0;
    S1:
             if (x_in) next_state = S3; else next_state = S0;
    S2:
             if (~x_in) next_state = S0; else next_state = S2;
    S3:
             if (x_in) next_state = S2; else next_state = S0;
  endcase
 always @ (state, x_in)
                                               // Form the Mealy output
  case (state)
    S0:
              y \text{ out} = 0;
    S1, S2, S3: y out = \simx in;
  endcase
endmodule
```



Consider the sequential circuit with two JK flip-flops A and B and one input x. The circuit has no outputs. The circuit can be specified by the flip-flop input equations. Consider the output to be the state value.

$$JA = B KA = Bx'$$

$$JB = x' KB = A'x + Ax = A \bigoplus x$$

Write a Verilog code for the synchronous sequential circuit represented by the state diagram shown below.



### **HDL Example**

```
// Moore model FSM
module Moore_Model_
 output [1: 0]
                    y out,
                     x in, clock, reset
 input
 reg [1: 0]
                     state;
 parameter
                     S0 = 2'b00, S1 = 2'b01, S2 = 2'b10, S3 = 2'b11;
 always @ (posedge clock, negedge reset)
  begin
 if (reset == 0) state <= S0;
                                                // Initialize to state S0
 else case (state)
  S0:
          if (~x_in) state <= S1; else state <= S0;
  S1: if (x_in) state <= S2; else state <= S3;
  S2: if (~x_in) state <= S3; else state <= S2;
          if (~x in) state <= S0; else state <= S3;
  S3:
 endcase
         y_out = state; // Output of flip-flops
    end
endmodule
```



Ex: 2-bit Binary counter. The sequential circuit depicted by the state diagram is a two-bit binary counter controlled by input  $x_i$  . The output,  $y_i$  out, is enabled when the count reaches binary 11. Write a Verilog behavioral code for the sequential circuit.



(b) State diagram

### **HDL Example** (Binary Counter\_Moore Model)

```
// State-diagram-based model
module Moore_Model_Fig (
 output y out,
 input x in, clock, reset
 reg [1: 0]
                    state;
 parameter
                    S0 = 2'b00, S1 = 2'b01, S2 = 2'b10, S3 = 2'b11;
 always @ (posedge clock, negedge reset)
  begin
  if (reset == 0) state <= S0;
                                       // Initialize to state S0
 else case (state)
   S0:
          if (x in) state <= S1; else state <= S0;
          if (x_in) state <= S2; else state <= S1;</pre>
   S1:
   S2:
          if (x in) state <= S3; else state <= S2;
  S3:
          if (x in) state <= S0; else state <= S3;
 endcase
        y out = (state == S3); // Output of flip-flops
  end
endmodule
```



(b) State diagram



# 19EC302: Digital System Design Department of Electronics and Communication Engineering



### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

Draw the state diagram of a Mealy machine whose output is 1 iff the input has been 1 for three consecutive clock cycles, but non-overlapping.

**Solution:** Let the input be x and the output be z. A sample sequence for the problem is shown in Fig.

| _ \ | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 2   | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |

Step 1: Start at state A. if x = 0, remain at A, else go to B, implying occurrence of one 1 as shown in Fig. 8.8 (a).



Fig. 8.8 (a) State diagram after step 1

Step 2: At state B, if x = 0, go back to A, else go to state C, implying the occurrence of two 1s, as shown in Fig. 8.8 (b).



Fig. 8.8 (b) State diagram after step 2

Step 3: At state C, if x = 0, go back to state A with zero output else go back to state A with 1 output indicating the occurrence of three consecutive 1s as shown in Fig.



Draw the state diagram of a Mealy machine whose output is 1 iff the last three inputs were 010 assuming that the sequence could overlap.

**Solution:** Assuming input to be x and output to be z, a sample input/output sequence is shown in Fig.

| x | 1 | 1 | 0 | 1 | 0 | 1 | 0   | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 |
|---|---|---|---|---|---|---|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|
| z | 0 | 0 | 0 | 0 | 1 | 0 | 1   | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
|   |   |   |   |   |   |   | Sam |   |   |   |   |   |   |   |   |   |   |   |   |   |

Step 1: Start at state A. If x is 0, go to state B indicating the possible start of a valid sequence, els remain at A as shown in Fig. (a).



Step 2: At state B, if x = 0, remain at B, else go to state C indicating the occurrence of the second valid bit in the sequence to be detected as shown in Fig. (b).



Fig. (b) State diagram after step 2

Step 3: At state C, if x = 0, return to state A with output 1, indicating the detection of the complete sequence 010, else return to state A with output 0 as shown in Fig. (c).



Fig. (c) Complete state diagram for



# 19EC302: Digital System Design Department of Electronics and Communication Engineering



### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

praw the state diagram of a Moore machine to output a 1 if the input has been 1 for three consecutive clock cycles assuming that the sequence could overlap

solution: Let us first write an example which is described by the problem. Let the input be x and the output be z.

A sample input/output sequence is shown in Fig.

| x | 0 | 1 | 1   | 1 | 1   | 1    | 1   | 1   | 0   | 1     | 1    | 0   | 1   | 1 | 1 | 0 | 0 |
|---|---|---|-----|---|-----|------|-----|-----|-----|-------|------|-----|-----|---|---|---|---|
| Z | 0 | 0 | 0   | 1 | 1   | 1    | 1   | 1   | 0   | 0     | 0    | 0   | 0   | 0 | 1 | 0 | 0 |
|   |   | 1 | Fig |   | San | nple | 1/0 | seq | uen | ce fo | or E | xan | ple |   |   |   |   |

Step 1: Start at state A. If x = 0, remain at A implying zero 1s and if x = 1, go to state B, implying the occurrence of one 1, as shown in Fig.



Fig. State design after step 1

Step 2: At B, if x = 0, go back to state A and if x = 1, go to state C implying occurrence of two 1s as shown in Fig. (a).



Fig. (a) State diagram after step 2

Step 3: At C, if x = 0, go back to A and if x = 1, go to state D implying the occurrence of three 1s at which point a 1 is output, since 1s have been encountered in three consecutive clocks as shown in Fig. (b).



Fig. (b) State diagram after step 3

Step 4: At D, if x = 0, go back to state A and if x = 1, remain in state D implying more consecutive 1s as shown in Fig. (c).



Fig. (c) Complete state diagram for



## 19EC302: Digital System Design

Department of Electronics and Communication Engineering



### NMAM INSTITUTE OF TECHNOLOGY

(An Autonomous Institution affiliated to VTU, Belagavi)

Nitte – 574110, Karkala, Udupi District, Karnataka, India

### Design and write verilog code for sequence detector 1001 using Mealy model for overlapping

```
module sd1001_mealy_over(input clk, reset, din, output reg dout);
reg[1:0] state;
parameter S0=2'b00,S1=2'b01,S2=2'b10,S3=2'b11;
always @(posedge clk or posedge reset) begin
  if(reset)
  begin dout <= 1'b0; state <= S0; end
  else
  begin
   case(state)
    S0: begin
      if(din) begin
       state <= S1;
       dout <=1'b0;
      end
      else
       dout <=1'b0;
    end
   S1: begin
      if(~din) begin
       state <= S2;
       dout <= 1'b0;
      end
    else begin
       dout <=1'b0:
      end
    end
```

```
S2: begin
       if(~din) begin
        state <= S3;
        dout <=1'b0:
      end
      else begin
       state <= S1:
       dout <=1'b0:
      end
     end
     S3: begin
      if(din) begin
       state <= S1;
       dout <=1'b1:
      end
      else begin
       state <= $0;
       dout <=1'b0;
      end
    end
   endcase
  end
 end
endmodule
```

Mealy Machine (Overlapping)



### Design and write verilog code for sequence detector 1001 using Moore model for non overlapping

```
module sd1001_moore(input clk, reset, din, output dout);
reg[2:0] state;
parameter S0=3'b000,S1=3'b001,S2=3'b010,S3=3'b011,
S4=3'b100;
always @(posedge clk or posedge reset)
begin
  if(reset)
  begin
   dout <= 1'b0:
   state <= S0;
  end
  else
   begin
   case(state)
     S0: begin
      dout <=1'b0;
      if(din)
       state <= S1;
     end
     S1: begin
      dout \le 1'b0;
      if(~din)
       state <= S2;
     end
```

```
S2: begin
      dout <= 1'b0:
      if(~din)
       state <= $3:
      else
       state <= $1;
     end
S3: begin
      dout <= 1'b0;
      if(din)
       state <= S4;
      else
       state <= S0;
     end
S4: begin
      dout <= 1'b1:
      if(din)
       state <= S1;
      else
       state <= S0;
     end
   endcase
  end
 end
endmodule
```

Moore Machine (Non-Overlapping)



## Extra

### Design and write verilog code for sequence detector 1001 using Mealy model for non overlapping

```
module sd1001_mealy(input clk, reset, din, output dout);
reg[1:0] state;
parameter S0=2'b00,S1=2'b01,S2=2'b10,S3=2'b11;
always @(posedge clk or posedge reset) begin
if(reset) begin
   dout \ll 1'b0;
   state <= S0;
  end
  else begin
   case(state)
    S0: begin
      if(din) begin
       state <= S1;
       dout <=1'b0;
      end
      else
       dout <=1'b0;
    end
```

```
S1: begin
      if(~din) begin
       state <= S2;
       dout <=1'b0:
      end
      else begin
       dout <=1'b0:
      end
    end
     S2: begin
      if(~din) begin
       state \leq S3;
       dout <=1'b0;
      end
      else begin
       state <= $1;
       dout <=1'b0;
      end
    end
```

```
S3: begin
      if(din) begin
       state <= S0;
       dout <=1'b1;
      end
      else begin
       state <= S0;
       dout <=1'b0;
      end
    end
   endcase
  end
 end
endmodule
```

Mealy Machine (Non-Overlapping)



### Design and write verilog code for sequence detector 1001 using Moore model for overlapping

```
module sd1001 moore over(input clk, reset, din, output dout);
reg[1:0] state;
parameter S0=3'b000,S1=3'b001,S2=3'b010,S3=3'b011,
S4=3'b100:
always @(posedge clk or posedge reset) begin
  if(reset) begin
   dout <= 1'b0;
   state <= S0:
  end
  else begin
   case(state)
     S0: begin
      dout <= 1'b0;
      if(din)
       state <= $1;
     end
     S1: begin
      dout <= 1'b0:
      if(~din)
       state \leq S2;
     end
```

```
S2: begin
      dout \ll 1'b0;
      if(~din)
       state \leq S3;
      else
       state <= S1;
     end
     S3: begin
      dout <= 1'b0:
      if(din)
       state \leq S4;
      else
       state <= S0:
     end
     S4: begin
      dout <= 1'b1;
      if(din)
       state <= S1:
      else
       state <= S2;
     end
   endcase
  end
 end
endmodule
```

#### Moore Machine (Overlapping)

